### Final Register Set Design

Nahin Ul Sadad Lecturer CSE, RUET

### **Register Set Review**

### 4-bit Register Set (Reading)



Suppose, Register set has eight 4-bit registers.

Since Register Set has 8 registers, it will need  $log_2 8 = 3$  address lines.

Since registers are 4-bit registers, so it will store 4-bit value.

Reading in Register Set

Ra will take address of register and show value stored in that register in a (4-bit value). and

Rb will take address of register and show value stored in that register in b (4-bit value).

### 4-bit Register Set (Reading)



R2 register
has 0011
has 0010
(3) value
stored.
R7 register
has 0010
(2) value
stored.

Reading in Register Set

Ra will take address of register and show value stored in that register in a (4-bit value). and

Rb will take address of register and show value stored in that register in b (4-bit value).

### 4-bit Register Set (Writing)



What will happen?

Writing in Register Set

**EN** will enable/disable writing operation in register set.

(1-Enable/0-Disable)

and

Wr will take address of register to be written.

and

Wrd will take (4-bit value) value to be written in Wr register.

### 4-bit Register Set (Writing)



What will happen?

Writing in Register Set

**EN** will enable/disable writing operation in register set.

(1-Enable/0-Disable)

and

Wr will take address of register to be written.

and

Wrd will take (4-bit value) value to be written in Wr register.

### Final Register Set Design

### **Register Set**

#### Register Set chip is shown below:



Figure: 4-bit Register Set with 8 Registers Chip

Here,

**Ra =** Register A

**Rb** = Register B

A = Data of Register A

**B** = Data of Register B

**Wr** = Register to be written

Wrd = Data to be written in Wr

**REG\_EN** = Write in Register Enable

InRData = Data to be written in Input Register

InR\_EN = Write Enable in Input Register

**OutRD** = Data in Output Register

# 1-bit Register Cell

### 1-bit Register



### 1-bit Register



# 4-bit Register Cell

### **4-bit Register**



### **4-bit Register**







Rb x3

# 4-bit FLAG Register

#### 4-bit FLAG Register





### Thank You ©